

## **Department of IT and Computer Science**

Pak-Austria Fachhochschule: Institute of Applied Sciences and Technology, Haripur, Pakistan

# COMP-261L Computer Organization and Assembly Language

## Final Project Report Group 1

| Muhammad Suleman | Yaseen Ejaz Ahmed | Muhammad Danish |
|------------------|-------------------|-----------------|
| B20F0012CS035    | B20F0283CS014     | B20F0375CS030   |

Submitted to: Dr. Hashim Ali

**Instructor Signature** 

## **Table of Contents**

| Section 1: Introduction           | 3  |
|-----------------------------------|----|
| Section 1.1: Objective            | 3  |
| Section 2: Problem Statement      | 3  |
| Section 3: Components             | 4  |
| Section 3.1: Register File        | 4  |
| Section 3.2: Data Memory          | 4  |
| Section 3.3: Instruction Memory   | 5  |
| Section 3.4: Program Counter      | 5  |
| Section 3.5: ALU (4 Bit)          | 5  |
| Section 4: Controller             | 6  |
| Section 4.1: Truth Table          | 6  |
| Section 4.2: K-Map Simplification | 6  |
| Section 4.2.1: A1                 | 6  |
| Section 4.2.2: A0                 | 6  |
| Section 4.2.3: A/S                | 7  |
| Section 4.2.4: Cin                | 7  |
| Section 4.2.5: RWR                | 7  |
| Section 4.2.6: MRD                | 8  |
| Section 4.2.7: MWR                | 8  |
| Section 4.2.8: RegD               | 8  |
| Section 4.2.9: MemToReg           | 9  |
| Section 4.2.10: ALUSRC            | 9  |
| Section 4.2.11: BR                | 9  |
| Section 4.2.12: J                 | 9  |
| Section 4.3: Circuit              | 10 |
| Section 5: Final Microprocessor   | 11 |
| Section 6: Testing                | 12 |
| Section 7: Step by Step           | 16 |
| Section 8: Conversion to HEX.     | 18 |
| Section 9: Conclusion             | 18 |

## **Microprocessor Design**

#### **Section 1: Introduction**

This document is a project report for a simple MIPS microprocessor architecture. The project's purpose is to develop a 4-bit processor at the logic level, then replicate it at the layout level. With a custom-defined instruction set, this document explains the fundamental concepts of microprocessor design in the simplest way possible. Logisim was used to create the project.

#### **Section 1.1: Objective:**

The purpose of this project is to recreate all the basic building elements of a RISC-based microprocessor so that a complete data-path and control unit can be designed. Later, in order to test the processor's operation, a basic program must be written to test the operation of components as well as the microprocessor itself.

#### **Section 2: Problem Statement**

Build a Processor using all the concepts that you have learnt in this course. The processor must have all the necessary components required to run a simple C code. The code that you must run and test on your microprocessor is as follows:

```
A \leftarrow 0
B \leftarrow 0
C \leftarrow 0
A \leftarrow A + 7
B \leftarrow B - 8
C \leftarrow DMEM[2] \leftarrow 0
IF (C) THEN C \leftarrow A + B ELSE \{B \leftarrow B \mid 7; A \leftarrow B \& 7;\}
C \leftarrow A + B
DMEM[15] \leftarrow C
```

#### **Section 3: Components**

Following are the components we need to make our Microprocessor.

#### **Section 3.1: Register File**

Registers are used to temporarily store data for the microprocessor. This makes the microprocessor faster. It has 4 address lines to represent 4 bit data lines.



#### **Section 3.2: Data Memory**

The Data Memory is used to permanently store data. It is slower to retrieve data from the data memory compared with the registers. Data is loaded from Data Memory to registers for faster processing. It consists of 4 address lines for 4 bit data lines.



#### **Section 3.3: Instruction Memory**

The Instruction Memory holds all the instructions to be executed.



#### **Section 3.4: Program Counter**

The Program Counter is used to retrieve the next instruction to be executed in the Instruction Memory. It is a 4 bit counter with 1 increment.



#### Section 3.5: ALU (4 Bit)

The ALU is the main Arithmetic and Logic Unit. It can perform AND, OR, ADD, and SUB operations. It takes two inputs each of 4 bits and gives result in 4 bits. It has Flags for output.



**Section 4: Controller** 

#### **Section 4.1: Truth Table**

Following is the Controller Input/Output table.

| FUNC  | Type | Input |      |     |     |     |     | Outpu | ıt       |          |        |    |   |
|-------|------|-------|------|-----|-----|-----|-----|-------|----------|----------|--------|----|---|
|       | J 1  | Ор    | A1A0 | A/S | Cin | RWR | MRD | MWR   | RegD(LW) | MtoRegSW | aluSrc | Br | J |
| AND   | R    | 0000  | 00   | X   | X   | 0   | 1   | 1     | 1        | 0        | 0      | 0  | 0 |
| OR    | R    | 0001  | 01   | X   | X   | 0   | 1   | 1     | 1        | 0        | 0      | 0  | 0 |
| ADD   | R    | 0010  | 10   | 0   | 0   | 0   | 1   | 1     | 1        | 0        | 0      | 0  | 0 |
| SUB   | R    | 0011  | 10   | 1   | 1   | 0   | 1   | 1     | 1        | 0        | 0      | 0  | 0 |
| ANDi  | I    | 0100  | 00   | X   | X   | 0   | 1   | 1     | 0        | 0        | 1      | 0  | 0 |
| ORi   | I    | 0101  | 01   | X   | X   | 0   | 1   | 1     | 0        | 0        | 1      | 0  | 0 |
| ADDi  | I    | 0110  | 10   | 0   | 0   | 0   | 1   | 1     | 0        | 0        | 1      | 0  | 0 |
| SUBi  | I    | 0111  | 10   | 1   | 1   | 0   | 1   | 1     | 0        | 0        | 1      | 0  | 0 |
| SLT   | R    | 1000  | 11   | 1   | 1   | 0   | 1   | 1     | 1        | 0        | 0      | 0  | 0 |
| SLTi  | I    | 1001  | 11   | 1   | 1   | 0   | 1   | 1     | 0        | 0        | 1      | 0  | 0 |
| BEQ   | I    | 1010  | 10   | 1   | 1   | 1   | X   | X     | X        | X        | 0      | 1  | 0 |
| BNE   | I    | 1011  | 10   | 1   | 1   | 1   | X   | X     | X        | X        | 0      | 1  | 0 |
| J     | J    | 1100  | XX   | X   | X   | X   | X   | X     | X        | X        | X      | 0  | 1 |
| Unuse |      | 1101  | XX   | X   | X   | X   | X   | X     | X        | X        | X      | X  | X |
| LW    | I    | 1110  | 10   | 0   | 0   | 0   | 0   | 1     | 0        | 1        | 1      | 0  | 0 |
| SW    | I    | 1111  | 10   | 0   | 0   | 1   | 1   | 0     | X        | 0        | 1      | 0  | 0 |

Note: RWR, MRD, and MWR are active low.

#### **Section 4.2: K-Map Simplification**

**Section 4.2.1: A1** 

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 0  | 0  | 1  | 1  |
| 01    | 0  | 0  | 1  | 1  |
| 11    | X  | X  | 1  | 1  |
| 10    | 1  | 1  | 1  | 1  |

Simplified Equation: A + C

**Section 4.2.2: A0** 

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 0  | 1  | 0  | 0  |
| 01    | 0  | 1  | 0  | 0  |
| 11    | X  | X  | 0  | 0  |
| 10    | 1  | 1  | 0  | 0  |

Simplified Equation: C'D + AC'

**Section 4.2.3: A/S** 

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | X  | X  | 1  | 0  |
| 01    | X  | X  | 1  | 0  |
| 11    | X  | X  | 0  | 0  |
| 10    | 1  | 1  | 1  | 1  |

Simplified Equation: AC' + A'D

Section 4.2.4: Cin

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | X  | X  | 1  | 0  |
| 01    | X  | X  | 1  | 0  |
| 11    | X  | X  | 0  | 0  |
| 10    | 1  | 1  | 1  | 1  |

Simplified Equation: AC' + A'D

Section 4.2.5: RWR

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 0  | 0  | 0  | 0  |
| 01    | 0  | 0  | 0  | 0  |
| 11    | X  | X  | 1  | 0  |
| 10    | 0  | 0  | 1  | 1  |

AB'C + ACD

Simplified Equation: AC(B'+D)

Section 4.2.6: MRD

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 1  | 1  | 1  | 1  |
| 01    | 1  | 1  | 1  | 1  |
| 11    | X  | X  | 1  | 0  |
| 10    | 1  | 1  | X  | X  |
|       |    |    |    |    |

Simplified Equation: A' + B' + D

Section 4.2.7: MWR

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 1  | 1  | 1  | 1  |
| 01    | 1  | 1  | 1  | 1  |
| 11    | X  | X  | 0  | 1  |
| 10    | 1  | 1  | X  | X  |

A' + B' + D'

Simplified Equation: (ABD)'

Section 4.2.8: RegD

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 1  | 1  | 1  | 1  |
| 01    | 0  | 0  | 0  | 0  |
| 11    | X  | X  | X  | 0  |
| 10    | 1  | 0  | X  | X  |

A'B' + B'C'D'

Simplified Equation: B'(A' + C'D')

Section 4.2.9: MemToReg

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 0  | 0  | 0  | 0  |
| 01    | 0  | 0  | 0  | 0  |
| 11    | X  | X  | 0  | 1  |
| 10    | 0  | 0  | X  | X  |

Simplified Equation: ABD'

Section 4.2.10: ALUSRC

|       | _  |    |    |    |
|-------|----|----|----|----|
| AB/CD | 00 | 01 | 11 | 10 |
| 00    | 0  | 0  | 0  | 0  |
| 01    | 1  | 1  | 1  | 1  |
| 11    | X  | X  | 1  | 1  |
| 10    | 0  | 1  | 0  | 0  |

Simplified Equation: B + AC'D

**Section 4.2.11: BR** 

| AB/CD | 00 | 01 | 11  | 10 |
|-------|----|----|-----|----|
| 00    | 0  | 0  | 0 0 |    |
| 01    | 0  | 0  | 0   | 0  |
| 11    | 0  | X  | 0   | 0  |
| 10    | 0  | 0  | 1   | 1  |

Simplified Equation: AB'CD

**Section 4.2.12: J** 

| AB/CD | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    | 0  | 0  | 0  | 0  |
| 01    | 0  | 0  | 0  | 0  |
| 11    | 1  | X  | 0  | 0  |
| 10    | 0  | 0  | 0  | 0  |

Simplified Equation: ABC'

#### **Section 4.3: Circuit**

The controller chip shall take four inputs and decodes them to outputs for the control signals. This has been constructed after simplification.



## **Section 5: Final Microprocessor**

Integrating all the components together, we have designed the following Microprocessor:



## **Section 6: Testing**

Now, we will test the microprocessor that we designed, using the code provided in the problem statement.

R0=A, R1=B, R2=C, R3=D

#### $\underline{\mathbf{PC} = 0\mathbf{x}0000}$

#### ADDi R0,R0,7

#### $0000\ 0110\ 00\ 00\ 0111$

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{\mathbf{t}}$ | Immediate |
|--------|--------|---------------------------|---------------------------|-----------|
| 0000   | 0110   | 00                        | 00                        | 0111      |

 $R_s = R0$ 

 $R_t = R0$ 

Immediate = 0x0111 or  $(7)_{10}$ 

#### $\underline{PC = 0x0001}$

#### SUBi R1,R1,8

#### 0000 0111 01 01 1000

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{\mathbf{t}}$ | Immediate |
|--------|--------|---------------------------|---------------------------|-----------|
| 0000   | 0111   | 01                        | 01                        | 1000      |

 $R_s = R1$ 

 $R_t = R1$ 

Immediate = 0x1000 or  $(8)_{10}$ 

#### $\underline{PC = 0x0002}$

LW R2, 2(R3)

#### 0000 1110 11 10 0010

| Unused | Opcode | $\mathbf{R_s}$ | $\mathbf{R}_{\mathbf{t}}$ | Offset |
|--------|--------|----------------|---------------------------|--------|
| 0000   | 1110   | 11             | 10                        | 0010   |

 $R_s = R3$ 

 $R_t = R2$ 

Offset = 0x0010 or  $(2)_{10}$ 

#### $\underline{PC = 0x0003}$

BNE R2, R3, 3

#### 0000 1011 10 11 0111

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{\mathbf{t}}$ | Address |
|--------|--------|---------------------------|---------------------------|---------|
| 0000   | 1011   | 10                        | 11                        | 0011    |

 $R_s = R2$ 

 $R_t = R3$ 

Address = 0x0011 or  $(3)_{10}$ 

#### $\underline{PC = 0x0004}$

ORi R1, R1, 7

#### 0000 0101 01 01 0111

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{\mathbf{t}}$ | Immediate |
|--------|--------|---------------------------|---------------------------|-----------|
| 0000   | 0101   | 01                        | 01                        | 0111      |

 $R_s = R2$ 

 $R_t = R3$ 

Immediate = 0x0111 or  $(7)_{10}$ 

#### $\underline{PC = 0x0005}$

#### ANDi R0, R1, 7

#### 0000 0100 01 00 0111

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{\mathbf{t}}$ | Immediate |
|--------|--------|---------------------------|---------------------------|-----------|
| 0000   | 0100   | 01                        | 00                        | 0111      |

 $R_s = R1$ 

 $R_t = R0$ 

Immediate = 0x0111 or  $(7)_{10}$ 

#### $\underline{PC = 0x0006}$

J 0x1000

0000 1100 00 00 1000

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{\mathbf{t}}$ | Address |
|--------|--------|---------------------------|---------------------------|---------|
| 0000   | 1100   | XX                        | XX                        | 1000    |

Address = 0x1000 or  $(8)_{10}$ 

## $\mathbf{PC} = \mathbf{0}\mathbf{x}\mathbf{0}\mathbf{0}\mathbf{0}\mathbf{7}$

ADD R2, R0, R1

0000 0010 00 01 10 00

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{t}$ | $\mathbf{R}_{\mathbf{d}}$ | Unused |
|--------|--------|---------------------------|------------------|---------------------------|--------|
| 0000   | 0010   | 00                        | 01               | 10                        | 00     |

 $R_s = R0$ 

 $R_t = R1$ 

 $R_d = R2$ 

## $\underline{\mathbf{PC} = 0\mathbf{x}0008}$

## ADD R2, R0, R1

#### 0000 0010 00 01 10 00

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{\mathbf{t}}$ | $\mathbf{R}_{\mathbf{d}}$ | Unused |
|--------|--------|---------------------------|---------------------------|---------------------------|--------|
| 0000   | 0010   | 00                        | 01                        | 10                        | 00     |

 $R_s = R0$ 

 $R_t = R1$ 

 $R_d = R2$ 

#### $\underline{PC = 0x0009}$

SW R2, 15(R3)

0000 1111 11 10 1111

| Unused | Opcode | $\mathbf{R}_{\mathbf{s}}$ | $\mathbf{R}_{\mathbf{t}}$ | Offset |
|--------|--------|---------------------------|---------------------------|--------|
| 0000   | 1100   | 11                        | 10                        | 1111   |

 $R_s\!=R3$ 

 $R_t\!=R2$ 

Offset = 0x1111 or  $(15)_{10}$ 

## **Section 7: Step by Step**

#### **ADDi R0, R0, 7:**

$$R0 = 0000 + 0111 = 0111$$

#### **SUBi R1,R1,8**

$$R1 = 0000 - 1000 = -(1000) = 1000$$

## **LW R2, 2(R3)**

R2 = 2 + 0x0000 = 0x0002

Value in 0x0002 is 0000

R2 = 0000

## BNE R2, R3, 0011

$$R2 = R3 = 0000$$

If 
$$(R2! = R3)$$

Branch

Else go to next instructions

#### ORi R1, R1, 7

R1 = 1000

 $R1 = 1000 \mid 0111 = 1111$ 

## ANDi R0, R1, 7

R1 = 1111

R0 = 1111 & 0111 = 0111

## <u>J 0x1000</u>

Unconditional Jump

#### ADD R2, R0, R1

Branch Value

## **ADD R2, R0, R1**

R0 = 0111

R1 = 1111

R2 = 1111 + 0111 = 0110

#### SW R2, 15(R3)

R2 = 0110

R3 = 0000

Store 0110 in 15<sup>th</sup> address of Data Memory

**Section 8: Conversion to HEX** 

| PC   | Instruction      | Binary              | Hexadecimal | Execution       |
|------|------------------|---------------------|-------------|-----------------|
| 0000 | ADDi R0, R0, 7   | 0000 0110 0000 0111 | 0x0607      | R0 = 0111       |
| 0001 | SUBi R1,R1,8     | 0000 0111 0101 1000 | 0x0758      | R1 = 1000       |
| 0010 | LW R2, 2(R3)     | 0000 1110 1110 0010 | 0x0EE2      | R2 = 0000       |
| 0011 | BNE R2, R3, 0011 | 0000 1011 1011 0111 | 0x0BB3      |                 |
| 0100 | ORi R1, R1, 7    | 0000 0101 0101 0111 | 0x0557      | R1 = 1111       |
| 0101 | ANDi R0, R1, 7   | 0000 0100 0100 0111 | 0x0447      | R0 = 0111       |
| 0110 | J 1000           | 0000 1100 0000 1000 | 0x0C08      |                 |
| 0111 | ADD R2, R0, R1   | 0000 0010 0001 1000 | 0x0218      | R2 = 0110       |
| 1000 | ADD R2, R0, R1   | 0000 0010 0001 1000 | 0x0218      | R2 = 0110       |
| 1001 | SW R2, 15(R3)    | 0000 1111 1110 1111 | 0x0FEF      | DMEM[15] = 0110 |

#### **Section 9: Conclusion**

This project consists of the construction of a MIPS architecture microprocessor. The processor can perform operations like ADD, ADDi , SUB, SUBi, AND, ANDi, OR, ORi, LW, SW, J, BEQ, BNE. We can use codes to load in the Instruction Memory to perform the instructions. Many logics and operations have been applied to construct this microprocessor, and all the components like Program Counter, Instruction Memory, Register File, ALU, Data Memory, Multiplexers, and Controller were used and integrated together. Instead of going towards the shortcut of using a ROM as a controller, we went for the K-Map simplification approach to construct the controller of the processor as both methods can give accurate results. The project was run and tested by all the members of Group 1.

#### THE END